2010-09-08 10:25:44 +00:00
|
|
|
/* linux/arch/arm/mach-s5p64x0/dma.c
|
|
|
|
*
|
|
|
|
* Copyright (c) 2010 Samsung Electronics Co., Ltd.
|
|
|
|
* http://www.samsung.com
|
|
|
|
*
|
2010-05-18 02:59:20 +00:00
|
|
|
* Copyright (C) 2010 Samsung Electronics Co. Ltd.
|
|
|
|
* Jaswinder Singh <jassi.brar@samsung.com>
|
|
|
|
*
|
|
|
|
* This program is free software; you can redistribute it and/or modify
|
|
|
|
* it under the terms of the GNU General Public License as published by
|
|
|
|
* the Free Software Foundation; either version 2 of the License, or
|
|
|
|
* (at your option) any later version.
|
|
|
|
*
|
|
|
|
* This program is distributed in the hope that it will be useful,
|
|
|
|
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
|
|
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
|
|
* GNU General Public License for more details.
|
|
|
|
*
|
|
|
|
* You should have received a copy of the GNU General Public License
|
|
|
|
* along with this program; if not, write to the Free Software
|
|
|
|
* Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
|
2010-09-08 10:25:44 +00:00
|
|
|
*/
|
2010-05-18 02:59:20 +00:00
|
|
|
|
|
|
|
#include <linux/dma-mapping.h>
|
2011-09-02 00:44:39 +00:00
|
|
|
#include <linux/amba/bus.h>
|
|
|
|
#include <linux/amba/pl330.h>
|
|
|
|
|
|
|
|
#include <asm/irq.h>
|
2010-05-18 02:59:20 +00:00
|
|
|
|
|
|
|
#include <mach/map.h>
|
|
|
|
#include <mach/irqs.h>
|
2010-09-08 10:25:44 +00:00
|
|
|
#include <mach/regs-clock.h>
|
2011-09-02 00:44:39 +00:00
|
|
|
#include <mach/dma.h>
|
2010-05-18 02:59:20 +00:00
|
|
|
|
2011-08-19 17:30:08 +00:00
|
|
|
#include <plat/cpu.h>
|
2010-09-08 10:25:44 +00:00
|
|
|
#include <plat/devs.h>
|
2011-09-02 00:44:39 +00:00
|
|
|
#include <plat/irqs.h>
|
2010-05-18 02:59:20 +00:00
|
|
|
|
|
|
|
static u64 dma_dmamask = DMA_BIT_MASK(32);
|
|
|
|
|
2011-10-24 09:45:01 +00:00
|
|
|
u8 s5p6440_pdma_peri[] = {
|
|
|
|
DMACH_UART0_RX,
|
|
|
|
DMACH_UART0_TX,
|
|
|
|
DMACH_UART1_RX,
|
|
|
|
DMACH_UART1_TX,
|
|
|
|
DMACH_UART2_RX,
|
|
|
|
DMACH_UART2_TX,
|
|
|
|
DMACH_UART3_RX,
|
|
|
|
DMACH_UART3_TX,
|
|
|
|
DMACH_MAX,
|
|
|
|
DMACH_MAX,
|
|
|
|
DMACH_PCM0_TX,
|
|
|
|
DMACH_PCM0_RX,
|
|
|
|
DMACH_I2S0_TX,
|
|
|
|
DMACH_I2S0_RX,
|
|
|
|
DMACH_SPI0_TX,
|
|
|
|
DMACH_SPI0_RX,
|
|
|
|
DMACH_MAX,
|
|
|
|
DMACH_MAX,
|
|
|
|
DMACH_MAX,
|
|
|
|
DMACH_MAX,
|
|
|
|
DMACH_SPI1_TX,
|
|
|
|
DMACH_SPI1_RX,
|
2010-05-18 02:59:20 +00:00
|
|
|
};
|
|
|
|
|
2011-09-02 00:44:39 +00:00
|
|
|
struct dma_pl330_platdata s5p6440_pdma_pdata = {
|
|
|
|
.nr_valid_peri = ARRAY_SIZE(s5p6440_pdma_peri),
|
2011-10-24 09:45:01 +00:00
|
|
|
.peri_id = s5p6440_pdma_peri,
|
2010-05-18 02:59:20 +00:00
|
|
|
};
|
|
|
|
|
2011-10-24 09:45:01 +00:00
|
|
|
u8 s5p6450_pdma_peri[] = {
|
|
|
|
DMACH_UART0_RX,
|
|
|
|
DMACH_UART0_TX,
|
|
|
|
DMACH_UART1_RX,
|
|
|
|
DMACH_UART1_TX,
|
|
|
|
DMACH_UART2_RX,
|
|
|
|
DMACH_UART2_TX,
|
|
|
|
DMACH_UART3_RX,
|
|
|
|
DMACH_UART3_TX,
|
|
|
|
DMACH_UART4_RX,
|
|
|
|
DMACH_UART4_TX,
|
|
|
|
DMACH_PCM0_TX,
|
|
|
|
DMACH_PCM0_RX,
|
|
|
|
DMACH_I2S0_TX,
|
|
|
|
DMACH_I2S0_RX,
|
|
|
|
DMACH_SPI0_TX,
|
|
|
|
DMACH_SPI0_RX,
|
|
|
|
DMACH_PCM1_TX,
|
|
|
|
DMACH_PCM1_RX,
|
|
|
|
DMACH_PCM2_TX,
|
|
|
|
DMACH_PCM2_RX,
|
|
|
|
DMACH_SPI1_TX,
|
|
|
|
DMACH_SPI1_RX,
|
|
|
|
DMACH_USI_TX,
|
|
|
|
DMACH_USI_RX,
|
|
|
|
DMACH_MAX,
|
|
|
|
DMACH_I2S1_TX,
|
|
|
|
DMACH_I2S1_RX,
|
|
|
|
DMACH_I2S2_TX,
|
|
|
|
DMACH_I2S2_RX,
|
|
|
|
DMACH_PWM,
|
|
|
|
DMACH_UART5_RX,
|
|
|
|
DMACH_UART5_TX,
|
2010-09-08 10:25:44 +00:00
|
|
|
};
|
|
|
|
|
2011-09-02 00:44:39 +00:00
|
|
|
struct dma_pl330_platdata s5p6450_pdma_pdata = {
|
|
|
|
.nr_valid_peri = ARRAY_SIZE(s5p6450_pdma_peri),
|
2011-10-24 09:45:01 +00:00
|
|
|
.peri_id = s5p6450_pdma_peri,
|
2011-09-02 00:44:39 +00:00
|
|
|
};
|
|
|
|
|
|
|
|
struct amba_device s5p64x0_device_pdma = {
|
|
|
|
.dev = {
|
|
|
|
.init_name = "dma-pl330",
|
2010-05-18 02:59:20 +00:00
|
|
|
.dma_mask = &dma_dmamask,
|
|
|
|
.coherent_dma_mask = DMA_BIT_MASK(32),
|
|
|
|
},
|
2011-09-02 00:44:39 +00:00
|
|
|
.res = {
|
|
|
|
.start = S5P64X0_PA_PDMA,
|
|
|
|
.end = S5P64X0_PA_PDMA + SZ_4K,
|
|
|
|
.flags = IORESOURCE_MEM,
|
|
|
|
},
|
|
|
|
.irq = {IRQ_DMA0, NO_IRQ},
|
|
|
|
.periphid = 0x00041330,
|
2010-05-18 02:59:20 +00:00
|
|
|
};
|
|
|
|
|
2010-09-08 10:25:44 +00:00
|
|
|
static int __init s5p64x0_dma_init(void)
|
2010-05-18 02:59:20 +00:00
|
|
|
{
|
2011-10-24 09:45:01 +00:00
|
|
|
if (soc_is_s5p6450()) {
|
|
|
|
dma_cap_set(DMA_SLAVE, s5p6450_pdma_pdata.cap_mask);
|
|
|
|
dma_cap_set(DMA_CYCLIC, s5p6450_pdma_pdata.cap_mask);
|
2010-09-08 10:25:44 +00:00
|
|
|
s5p64x0_device_pdma.dev.platform_data = &s5p6450_pdma_pdata;
|
2011-10-24 09:45:01 +00:00
|
|
|
} else {
|
|
|
|
dma_cap_set(DMA_SLAVE, s5p6440_pdma_pdata.cap_mask);
|
|
|
|
dma_cap_set(DMA_CYCLIC, s5p6440_pdma_pdata.cap_mask);
|
2010-09-08 10:25:44 +00:00
|
|
|
s5p64x0_device_pdma.dev.platform_data = &s5p6440_pdma_pdata;
|
2011-10-24 09:45:01 +00:00
|
|
|
}
|
2010-09-08 10:25:44 +00:00
|
|
|
|
2011-09-02 00:44:39 +00:00
|
|
|
amba_device_register(&s5p64x0_device_pdma, &iomem_resource);
|
2010-05-18 02:59:20 +00:00
|
|
|
|
|
|
|
return 0;
|
|
|
|
}
|
2010-09-08 10:25:44 +00:00
|
|
|
arch_initcall(s5p64x0_dma_init);
|